# W Lannus LM-40G-QSFP-SR-MM850 DATASHEET ## RoHS Compliant 40Gb/s QSFP+ 850nm 100m & 300m Optical Transceiver ## **PRODUCT INTRODUCTION** LM-40G-QSFP-SR-MM850 is a Four-Channel, Pluggable, Parallel, Fiber-Optic QSFP+ Transceiver for 40 Gigabit Ethernet Applications. This transceiver is a high-performance module for short-range multi-lane data communication and interconnect applications. It integrates four data lanes in each direction with 40 Gbps bandwidth. One version is Each lane can operate at 10.5Gbps up to100m using OM3 or 150m using OM4 Multimode fiber, another version is Each lane can operate at 10.5Gbps up to 300m using OM3 or 400m using OM4 Multimode fiber. These modules are designed to operate over multimode fiber systems using a nominal wavelength of 850nm. The electrical interface uses a 38-contact edge type connector. The optical interface uses an 12 fiber MTP (MPO) connector. This module incorporates proven circuit and VCSEL technology to provide reliable long life, high performance and consistent service. ### Product Features - Supports 1.06 to 10.5Gb/s bit rates per Channel - Four-Channel, 1×12 MPO receptacle - Hot pluggable QSFP+ form factor - VCSEL 850nm array Technology - Applicable for 100m & 300m on OM3 MMF, 150m & 400m on OM4 MMF. - Built-in digital diagnostic functions - Low power consumption, < 1.5W - Unretimed XLPPI electrical interface - Operating case temperature: -5°C to 80 °C ## **Applications** - 40GBASE-SR4 40G Ethernet - Datacom/Telecom switch & router connections - Data Aggregation and Backplane Applications - Proprietary Protocol and Density Applications - Infiniband transmission at 4CH SDR, DDR and QDR - Other optical links ## **Absolute Maximum Ratings** | Parameter | Symbol | Max. | Min. | Unit | Note | |-------------------------------|--------|------|------|------|------| | Supply Voltage | Vcc | -0.5 | 3.6 | V | | | Storage Temperature | Ts | -20 | 85 | °C | | | Relative Humidity | RH | 0 | 85 | % | | | Damage Threshold,<br>per Lane | DT | 3.4 | | dBm | | **Note:** Stress in excess of the maximum absolute ratings can cause permanent damage to the transceiver. ## **General Operating Characteristics** | Parameter | Value | Unit | Note | |----------------------------------|---------------------------------------------------------------------------------------|------|------| | Module Form Factor | QSFP+ | | | | Number of Lanes | 4 Tx and 4 Rx | | | | Maximum Aggregate<br>Data Rate | 42.0 | Gb/s | | | Maximum Data Rate<br>per Lane | 10.5 | Gb/s | | | Protocols Supported | Typical applications include 40G<br>Ethernet, InfiniBand, Fibre<br>Channel, SATA/SAS3 | | | | Electrical Interface and Pin-out | 38-pin edge connector, Pin-out as defined by the QSFP + MSA | | | | Management<br>Interface | Serial, I2C-based, 400 kHz<br>maximum frequency | | | — LANMUS.COM **∀Lanmus** | Parameter | Symbol | Min | Туре | Max | Units | Note | |-------------------------------|----------------|------|------|-------|--------|------| | Bit Rate per Lane | BR | 1062 | | 10500 | Mb/sec | 1 | | Bit Error Ratio | Ber | | | 10-12 | | 2 | | Distance on OM3<br>MMF (CDS1) | D <sub>1</sub> | | | 100 | meters | 3 | | Distance on OM4<br>MMF (CDS1) | D <sub>2</sub> | | | 150 | meters | 3 | | Distance on OM3<br>MMF (CDS3) | D <sub>3</sub> | | | 300 | meters | 4 | | Distance on OM4<br>MMF (CDS3) | D4 | | | 400 | meters | 4 | #### **Notes:** - 1. Compliant with 40G Ethernet. Compatible with 1/10 Gigabit Ethernet and 1/2/4/8/10G Fibre Channel. - 2. Tested with a PRBS 231-1 test pattern. - 3. Per 40GBASE-SR4, IEEE 802.3ba, Belong to part No: OLSQ854XM-CDS1 - 4. Per 40GBASE-SR4, IEEE 802.3ba, Belong to part No: OLSQ854XM-CDS3 ## Optical Characteristics $(TOP(C) = 0 \text{ to } 70 \,^{\circ}\text{C}, TOP(I) = -40 \text{ to } 80 \,^{\circ}\text{C}, VCC = 3.13 \text{ to } 3.47 \text{ V})$ | Parameter | Symbol | Min | Туре | Max | Units | Note | | |--------------------------------------------------------------|-------------|------|------|------|-------|------|--| | | Transmitter | | | | | | | | Operating<br>Wavelength | λ | 840 | 850 | 860 | nm | | | | Ave. output power (Enabled) | Pave | -7.5 | | +2.5 | DbM | | | | Difference in launch<br>power between any<br>two lanes (OMA) | DL | | | 4 | dB | | | | Extinction Ratio | Er | 3 | | | dB | | |-------------------------------------------------------------|-----------------------------------------------------------|--------|-----|------|--------------------------|---| | Peak power, each lane | P <sub>P</sub> | | | 4 | dBm | | | Dispersion penalty, each lane | TDP | | | 3.5 | dB | | | Average launch power of OFF transmitter, each lane | Poff | | | -30 | dB | | | Eye Mask<br>coordinates:<br>X1, X2, X3, Y1, Y2, Y3 | SPECIFICATION VALUES<br>0.23, 0.34, 0.43, 0.27, 0.35, 0.4 | | | | Hit Ratio<br>=<br>5×10-5 | | | | | Receiv | er | | | | | Operating<br>Wavelength | λc | 840 | 850 | 860 | nm | | | Stressed receiver sensitivity in OMA (OLSQ854XM-CDS1) | P <sub>SEN1</sub> | | | -5.4 | dBm | 3 | | Stressed receiver<br>sensitivity in OMA<br>(OLSQ854XM-CDS3) | P <sub>SEN2</sub> | | | -7.5 | dBm | 3 | | Average Receive<br>Power, each lane | Pave | -11 | | +2.4 | dBm | | | Receiver Reflectance | Rrx | | | -12 | dB | | | LOS Assert | Pa | -30 | | | dBm | | | LOS De-assert | Pd | | | -9 | dBm | | | LOS Hysteresis | Pd-Pa | 0.5 | | | dB | | #### **Notes:** 1. Measured with conformance test signal at TP3 for BER = 10-12 Receiver Characteristics ## Pin Definition and Functions **TOP SIDE** **BOTTOM SIDE** ## Pin Definition and Functions | Pin | Symbol | Name/Description | Notes | |-----|---------|-------------------------------------|-------| | 1 | GND | Ground | 1 | | 2 | Tx2n | Transmitter Inverted Data Input | | | 3 | Tx2p | Transmitter Non-Inverted Data Input | | | 4 | GND | Ground | 1 | | 5 | Tx4n | Transmitter Inverted Data Input | | | 6 | Tx4p | Transmitter Non-Inverted Data Input | | | 7 | GND | Ground | 1 | | 8 | ModSelL | Module Select | 1 | | 9 | ResetL | Module Reset | | | 10 | Vcc Rx | +3.3 V Power supply receiver | | | 11 | SCL | 2-wire serial interface clock | | | 12 | SDA | 2-wire serial interface data | | | 13 | GND | Ground | 1 | | 14 | Rx3p | Receiver Non-Inverted Data Output | | | 15 | Rx3n | Receiver Inverted Data Output | | | 16 | GND | Ground | 1 | | 17 | Rx1p | Receiver Non-Inverted Data Output | | | 18 | Rx1n | Receiver Inverted Data Output | | | 19 | GND | Ground | 1 | | 20 | GND | Ground | 1 | | Pin | Symbol | Name/Description | Notes | |-----|---------|-------------------------------------|--------------| | 21 | Rx2n | Receiver Inverted Data Output | | | 22 | Rx2p | Receiver | Non-Inverted | | 23 | Rx2p | Receiver Non-Inverted Data Output | | | 24 | GND | Ground | 1 | | 25 | Rx4n | Receiver Inverted Data Output | | | 26 | Rx4p | Receiver Non-Inverted Data Output | | | 27 | GND | Ground | 1 | | 28 | ModPrsL | Module Present | | | 29 | IntL | Interrupt | | | 30 | Vcc Tx | +3.3 V Power supply transmitter | | | 31 | Vcc1 | +3.3 V Power Supply | | | 32 | LPMode | Low Power Mode | | | 33 | GND | Ground | 1 | | 34 | ТхЗр | Transmitter Non-Inverted Data Input | | | 35 | Tx3n | Transmitter Inverted Data Input | | | 36 | GND | Ground | 1 | | 37 | Tx1p | Transmitter Non-Inverted Data Input | | | 38 | Tx1n | Transmitter Inverted Data Input | | | 39 | GND | Ground | 1 | − LANMUS.COM VLanmus 1. Circuit ground is internally isolated from chassis ground. #### **Other Pin Description:** #### **ModSell Pin** The ModSelL is an input pin. When held low by the host, the module responds to 2-wire serial communication commands. The ModSelL allows the use of multiple QSFP modules on a single 2-wire interface bus. When the ModSelL is "High", the module will not respond to any 2-wire interface communication from the host. ModSelL has an internal pull-up in the module. #### **ResetL Pin** Reset. LPMode\_Reset has an internal pull-up in the module. A low level on the ResetL pin for longer than the minimum pulse length (t\_Reset\_init) initiates a complete module reset, returning all user module settings to their default state. Module Reset Assert Time (t\_init) starts on the rising edge after the low level on the ResetL pin is released. During the execution of a reset (t\_init) the host shall disregard all status bits until the module indicates a completion of the reset interrupt. The module indicates this by posting an IntL signal with the Data\_Not\_Ready bit negated. Note that on power up (including hot insertion) the module will post this completion of reset interrupt without requiring a reset. #### **LPMode Pin** Rayoptek PSM IR4operate in the low power mode (less than 1.5 W power consumption) This pin active high will decrease power consumption to less than 1W. ## Notes #### **ModPrsL Pin** ModPrsL is pulled up to Vcc on the host board and grounded in the module. The ModPrsL is asserted "Low" when the module is inserted and deasserted "High" when the module is physically absent from the host connector. #### **IntL Pin** IntL is an output pin. When "Low", it indicates a possible module operational fault or a status critical to the host system. The host identifies the source of the interrupt by using the 2-wire serial interface. The IntL pin is an open collector output and must be pulled up to Vcc on the host board. ## Optical lane assignment Front view of MPO receptacle ## Power Supply Filtering ## Package Dimensions